A High-performance Timing Analysis Tool for VLSI Systems
-
Updated
May 26, 2023 - Verilog
A High-performance Timing Analysis Tool for VLSI Systems
A Fast C++ Header-only Parser for Standard Parasitic Exchange Format (SPEF).
5 Day TCL begginer to advanced training workshop by VSD
A Logic Circuit Static Timing Analyzer Implemented in Python 🔌 ⚡ (2018)
TCL Script automating the frontend of ASIC design
UPSET is an automated framework for performing Single Event Transient Analysis and Optimisation for VLSI circuits utilising Static Timing Analysis principles. Documentation at:
An open-source tool for visualizing and analyzing timing paths extracted from Static Timing Analysis (STA) reports.
This project is the script for STA report violated path checks temporarily (not final version due to confidentiality).
Executed the complete physical design flow of a 1x3 router, encompassing synthesis, floorplanning, placement, clock tree synthesis, routing, and static timing analysis using Synopsys Fusion Compiler on a 32nm technology node.
This repo implements VLSI static timing analysis using C++.
Microprocessor Design using Verilog HDL built and tested in Vivado Design Suite
CAD in NYCU
Vending Machine Design using Verilog HDL built and tested in Vivado Design Suite
This project is a part of the report for my 7th semester program elective (EC-4143 VLSI-CAD).
An educational delay calculation engine for STA tools
TCL Script to automate the generation of Pre-layout QoR results
Add a description, image, and links to the static-timing-analysis topic page so that developers can more easily learn about it.
To associate your repository with the static-timing-analysis topic, visit your repo's landing page and select "manage topics."