🎂 Born in 2002.08.05 | 💡 Passionate about Digital/HW System Design
From embedded microcontrollers to silicon, I specialize in:
- Embedded software & hardware co-design
- FPGA/IC digital design与验证(多主流平台)
- 多协议高效IP开发(AXI, SPI, UART, PCIe等)
- 自动化硬件实现、软硬件接口优化
- MCU(ARM/RISC-V)生态扩展及驱动开发
"Building reliable hardware accelerating the future."
- FPGA/ASIC: Xilinx (Vivado, Vitis), Intel/Altera (Quartus)
- Eco: ARM Cortex, RISC-V, ESP32
- Verification: ModelSim, Vivado Simulator, Verilator
- Protocols: AXI, UART, SPI, I2C, PCIe, USB
- 设计逻辑: 高性能存算分离/流水线结构、自定义加速核
- 更高效的片上系统(SoC)架构优化
- FPGA+AI/ML实时推理与加速器设计
- 多平台硬件协同及驱动适配
- 工业/通信自动化方案端到端开发
| Domain | Technologies |
|---|---|
| FPGA/IC设计 | RTL结构/时序收敛/资源优化 |
| 嵌入式系统 | MCU驱动/FreeRTOS/低功耗方案 |
| 协议开发 | AXI/IP核/自定义总线/PCIe/USB |
| DSP/高速信号 | 滤波/FFT/IIR等自研信号算法 |
| 自动化工具链 | 脚本/EDA插件/工程模板自动生成 |
- UVM/高级验证方法学
- ASIC流程&Formal Verification
- HLS/硬件软开发一体化
- 计算机体系结构优化
├── 🔧 FPGA IP Cores
│ └── 高性能/定制验证IP核
├── 🎮 Embedded Projects
│ └── 多平台应用/驱动开发
├── 🧠 AI/ML FPGA Acceleration
│ └── 实时推理/低功耗计算
⭐️ From xiaokamikami | Building the future, one clock cycle at a time ⚡



