Skip to content

IO standard interface problem #3

@Takayama-Lissajous

Description

@Takayama-Lissajous

I have adopt about different IO standard.

MIPI CSI 2 has 200mv swing voltage at HS mode**(SLVS200)**

but, is it possible to capture these low voltage differential signal with FPGA?

I think that FPGA lvds 2.5V VCCIO IO standard doesn't capture these low voltage differential signal(MIPI)

I reviewed Kicad board design. but I can't find any level shifter IC. Clock lane and data lanes connected
directly LVDS IO pads...

Metadata

Metadata

Assignees

No one assigned

    Labels

    No labels
    No labels

    Projects

    No projects

    Milestone

    No milestone

    Relationships

    None yet

    Development

    No branches or pull requests

    Issue actions